wholesale EPM7064AEFC100-7 Touch Screen Controllers supplier,manufacturer,distributor

Image is for illustrative purposes only. Please refer to product description.

EPM7064AEFC100-7

IC CPLD 64MC 7.5NS 100FBGA

  • Touch Screen Controllers
  • EPM7064AEFC100-7
  • Intel / Altera
  • 100-LBGA
  • EPM7064AEFC100-7 Datasheet
  • In Stock
  • Unit Price:
    Inquiry
  • Quantity:
    -
    +

Please send inquiry,we will respond immediately.

Mfr. Part #: EPM7064AEFC100-7

*
*
*
Upload Your BOM File

CSV or Excel file format only. Max file size: 2Mb

empty-product
  • Specifications
  • Product Details

Specifications

Manufacturer Intel / Altera
Product Category Touch Screen Controllers
Series MAX® 7000A
Product MAX 7000A
Packaging Tray
Mounting-Style SMD/SMT
Tradename MAX 7000
Package-Case 100-LBGA
Operating-Temperature 0°C ~ 70°C (TA)
Mounting-Type Surface Mount
Supplier-Device-Package 100-FBGA (11x11)
Memory-Type EEPROM
Programmable-Type In System Programmable
Delay-Time-tpd-1-Max 7.5ns
Voltage-Supply-Internal 3 V ~ 3.6 V
Number-of-Logic-Elements-Blocks 4
Number-of-Macrocells 64 Macrocells
IC Number of Gates 1250
Number-of-I-O 68 I/O
Maximum Operating Temperature + 70 C
Operating temperature range 0 C
Operating-Supply-Voltage 3.3 V
Maximum-Operating-Frequency 222.2 MHz
Supply-Voltage-Max 3.6 V
Supply-Voltage-Min 3 V
Package-Case FBGA-100
Propagation-Delay-Max 4.5 ns
Input/output 68 I/O
Number-of-Logic-Array-Blocks-LABs 4

Product Details

General Description

MAX 7000A (including MAX 7000AE) devices are high-density, highperformance devices based on Altera’s second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROMbased MAX 7000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 7000A devices in the -4, -5, -6, -7, and some -10 speed grades are compatible with the timing requirements for 33 MHz operation of the PCI Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2. See Table 2.

Features...

■ High-performance 3.3-V EEPROM-based programmable logic devices (PLDs) built on second-generation Multiple Array MatriX (MAX®) architecture (see Table 1)
â–  3.3-V in-system programmability (ISP) through the built-in IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with advanced pin-locking capability
– MAX 7000AE device in-system programmability (ISP) circuitry compliant with IEEE Std. 1532
– EPM7128A and EPM7256A device ISP circuitry compatible with IEEE Std. 1532
â–  Built-in boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1
â–  Supports JEDEC Jam Standard Test and Programming Language (STAPL) JESD-71
â–  Enhanced ISP features
– Enhanced ISP algorithm for faster programming (excluding EPM7128A and EPM7256A devices)
– ISP_Done bit to ensure complete programming (excluding EPM7128A and EPM7256A devices)
– Pull-up resistor on I/O pins during in-system programming
â–  Pin-compatible with the popular 5.0-V MAX 7000S devices
â–  High-density PLDs ranging from 600 to 10,000 usable gates
â–  Extended temperature range
â–  4.5-ns pin-to-pin logic delays with counter frequencies of up to
227.3 MHz
â–  MultiVoltTM I/O interface enables device core to run at 3.3 V, while I/O pins are compatible with 5.0-V, 3.3-V, and 2.5-V logic levels
â–  Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), spacesaving FineLine BGATM, and plastic J-lead chip carrier (PLCC) packages
â–  Supports hot-socketing in MAX 7000AE devices
â–  Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance
â–  PCI-compatible
â–  Bus-friendly architecture, including programmable slew-rate control
â–  Open-drain output option
â–  Programmable macrocell registers with individual clear, preset, clock, and clock enable controls
â–  Programmable power-up states for macrocell registers in MAX 7000AE devices
â–  Programmable power-saving mode for 50% or greater power reduction in each macrocell
â–  Configurable expander product-term distribution, allowing up to 32 product terms per macrocell
â–  Programmable security bit for protection of proprietary designs
â–  6 to 10 pin- or logic-driven output enable signals
â–  Two global clock signals with optional inversion
â–  Enhanced interconnect resources for improved routability
â–  Fast input setup times provided by a dedicated path from I/O pin to macrocell registers
â–  Programmable output slew-rate control
â–  Programmable ground pins

ICCHIPS, where the pulse of innovation meets the heartbeat of wholesale excellence. Unveil the future of electronic components with our flagship product, the EPM7064AEFC100-7. As your conduit to groundbreaking technology, we stand as the bridge between visionary suppliers and pioneering manufacturers, committed to orchestrating seamless transactions that cater to the ever-evolving needs of the electronics industry.

READ MORE

Please send inquiry, we will respond immediately.

Mfr. Part #: EPM7064AEFC100-7

*
*
*
Upload Your BOM File

CSV or Excel file format only. Max file size: 2Mb

empty-product

Copyright © 2024 ICCHIPS ELECTRONICS PTE.LTD. All right Reserved.

PayPalWestern UnionUPSDHLFedExEMSTNTaramex
Contact Us
+1 (620)699-8580
sales@icchips.com
8 Marina View, Asia Square Tower 1, #42-01 & #43-01, Singapore, 018960
PayPalWestern UnionUPSDHLFedExEMSTNTaramex

Copyright © 2024 ICCHIPS ELECTRONICS PTE.LTD. All right Reserved.