wholesale EPM7128STC100-10N Integrated Circuits - IC Chips supplier,manufacturer,distributor

Image is for illustrative purposes only. Please refer to product description.

EPM7128STC100-10N

CPLD 10.0ns 147.1 MHz Surface Mount 0°C ~ 70°C (TA) Tray In System Programmable MAX® 7000S 100-TQFP (14x14)

  • Integrated Circuits (IC Chips)
  • EPM7128STC100-10N
  • Intel / Altera
  • 100-TQFP
  • EPM7128STC100-10N Datasheet
  • In Stock
  • Unit Price:
    Inquiry
  • Quantity:
    -
    +

Please send inquiry,we will respond immediately.

Mfr. Part #: EPM7128STC100-10N

*
*
*
Upload Your BOM File

CSV or Excel file format only. Max file size: 2Mb

empty-product
  • Specifications
  • Product Details

Specifications

Manufacturer Intel / Altera
Product Category CPLDs (Complex Programmable Logic Devices)
Series MAX® 7000S
Product MAX 7000
Packaging Tray
Unit-Weight 0.023175 oz
Mounting-Style SMD/SMT
Tradename MAX 7000
Package-Case 100-TQFP
Operating-Temperature 0°C ~ 70°C (TA)
Mounting-Type Surface Mount
Supplier-Device-Package 100-TQFP (14x14)
Memory-Type EEPROM
Programmable-Type In System Programmable
Delay-Time-tpd-1-Max 10.0ns
Voltage-Supply-Internal 4.75 V ~ 5.25 V
Number-of-Logic-Elements-Blocks 8
Number-of-Macrocells 128 Macrocells
IC Number of Gates 2500
Number-of-I-O 84 I/O
Maximum Operating Temperature + 70 C
Operating temperature range 0 C
Operating-Supply-Voltage 3.3 V
Maximum-Operating-Frequency 147.1 MHz
Supply-Voltage-Max 3.6 V
Supply-Voltage-Min 3 V
Package-Case TQFP-100
Propagation-Delay-Max 6 ns
Input/output 84 I/O
Number-of-Logic-Array-Blocks-LABs 8

Product Details

General Description

The MAX 7000 family of high-density, high-performance PLDs is based on Altera’s second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000 family provides 600 to 5,000 usable gates, ISP, pin-to-pin delays as fast as 5 ns, and counter speeds of up to 175.4 MHz.

Features...

â–  High-performance, EEPROM-based programmable logic devices
(PLDs) based on second-generation MAX® architecture
â–  5.0-V in-system programmability (ISP) through the built-in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface available in
MAX 7000S devices
– ISP circuitry compatible with IEEE Std. 1532
â–  Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S
devices
â–  Built-in JTAG boundary-scan test (BST) circuitry in MAX 7000S
devices with 128 or more macrocells
â–  Complete EPLD family with logic densities ranging from 600 to
5,000 usable gates (see Tables 1 and 2)
â–  5-ns pin-to-pin logic delays with up to 175.4-MHz counter
frequencies (including interconnect)
â–  PCI-compliant devices available
â–  Open-drain output option in MAX 7000S devices
â–  Programmable macrocell flipflops with individual clear, preset,
clock, and clock enable controls
â–  Programmable power-saving mode for a reduction of over 50% in
each macrocell
â–  Configurable expander product-term distribution, allowing up to
32 product terms per macrocell
â–  44 to 208 pins available in plastic J-lead chip carrier (PLCC), ceramic
pin-grid array (PGA), plastic quad flat pack (PQFP), power quad flat
pack (RQFP), and 1.0-mm thin quad flat pack (TQFP) packages
â–  Programmable security bit for protection of proprietary designs
â–  3.3-V or 5.0-V operation
– MultiVoltTM I/O interface operation, allowing devices to
interface with 3.3-V or 5.0-V devices (MultiVolt I/O operation is
not available in 44-pin packages)
– Pin compatible with low-voltage MAX 7000A and MAX 7000B
devices
â–  Enhanced features available in MAX 7000E and MAX 7000S devices
– Six pin- or logic-driven output enable signals
– Two global clock signals with optional inversion
– Enhanced interconnect resources for improved routability
– Fast input setup times provided by a dedicated path from I/O
pin to macrocell registers
– Programmable output slew-rate control
â–  Software design support and automatic place-and-route provided by
Altera’s development system for Windows-based PCs and Sun
SPARCstation, and HP 9000 Series 700/800 workstations
â–  Additional design entry and simulation support provided by EDIF
2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM),
Verilog HDL, VHDL, and other interfaces to popular EDA tools from
manufacturers such as Cadence, Exemplar Logic, Mentor Graphics,
OrCAD, Synopsys, and VeriBest
â–  Programming support
– Altera’s Master Programming Unit (MPU) and programming
hardware from third-party manufacturers program all
MAX 7000 devices
– The BitBlasterTM serial download cable, ByteBlasterMVTM
parallel port download cable, and MasterBlasterTM
serial/universal serial bus (USB) download cable program MAX
7000S devices

ICCHIPS, where the pulse of innovation meets the heartbeat of wholesale excellence. Unveil the future of electronic components with our flagship product, the EPM7128STC100-10N. As your conduit to groundbreaking technology, we stand as the bridge between visionary suppliers and pioneering manufacturers, committed to orchestrating seamless transactions that cater to the ever-evolving needs of the electronics industry.

READ MORE

Please send inquiry, we will respond immediately.

Mfr. Part #: EPM7128STC100-10N

*
*
*
Upload Your BOM File

CSV or Excel file format only. Max file size: 2Mb

empty-product

Copyright © 2024 ICCHIPS ELECTRONICS PTE.LTD. All right Reserved.

Contact Us
+1 (620)699-8580
sales@icchips.com
8 Marina View, Asia Square Tower 1, #42-01 & #43-01, Singapore, 018960

Copyright © 2024 ICCHIPS ELECTRONICS PTE.LTD. All right Reserved.